

Apparatus according to claim 1 wherein said converter is one which carries out an approximation using straight line segment sub-tending x o, the bit representing x o being 2 m, and wherein the error is cyclical for each x o and symmetrical about the center thereof and wherein said x o segment is to be corrected over 2 n increments, the number of resistors being provided being equal to 2 n-1, said multiplexer thereby requiring 2 n-1 inputs to select individual ones of said resistors and wherein said means coupling comprise means to couple the 2 m+2 through the 2 m+2+n-1 bits to said multiplexer over the first half of said x o segment and to couple the complement thereof to said multiplexer over the second half of said segment.ģ.

(e) means coupling said digital input angle signal to the binary inputs of said multiplexer adapted to couple to the binary inputs of said multiplexer the digital bit having a value corresponding to one half the angular segment plus a plurality of less significant bits thereafter in dependence on the angular segment with which each resistor is associated.Ģ. (d) said plurality of resistors coupled to said reference voltage source through a common resistor having a nominal value equal to the feedback resistor of said amplifier whereby said plurality of resistors each will have an effective resistance equal to their own resistance plus that of said common resistance which is in series therewith and

(c) an operational amplifier having its inverting input coupled to the signal output of said multiplexer, said amplifier having a resistor in its negative feed path, the output of said amplifier coupled as the reference input to said converter, the ratio between said input resistors and feedback resistor being such as to provide a correction to the reference voltage for each of a plurality of increments of the digital input angle (b) a plurality of resistors having one end coupled to the respective signal inputs of said multiplexer and their other end coupled to the source of reference voltage for the converter (a) a multiplexer having a plurality of signal inputs, a group of binary switching inputs and a single signal output, the multiplexer responsive to switch one of its signal inputs to its signal output as determined by the bit pattern at its binary inputs

Apparatus for correcting the transformation ratio variation versus input angle in a digital to synchro converter which has as inputs a digital angle and a reference voltage and which provides outputs corresponding to the sine and cosine of the input angle, said converter having an error which is of a cyclical and repetitive nature over a predetermined length of angular segment, said error also symmetrical about the midpoint thereof, comprising:
